#### **Features**

- Fast read access time 45ns
- Low-power CMOS operation
  - 100µA max standby
  - 20mA max active at 5MHz
- JEDEC standard packages
  - 28-lead PDIP
  - 32-lead PLCC
- 5V ± 10% supply
- High-reliability CMOS technology
  - 2,000V ESD protection
  - 200mA latchup immunity
- Rapid programming algorithm 100µs/byte (typical)
- CMOS- and TTL-compatible inputs and outputs
- Integrated product identification code
- Industrial and automotive temperature ranges
- Green (Pb/halide-free) packaging option

### 1. Description

The Atmel<sup>®</sup> AT27C512R is a low-power, high-performance, 524,288-bit, one-time programmable, read-only memory (OTP EPROM) organized as 64K by 8 bits. It requires only one 5V power supply in normal read mode operation. Any byte can be accessed in less than 45ns, eliminating the need for speed reducing WAIT states on high-performance microprocessor systems.

The Atmel scaled CMOS technology provides high speed, lower active power consumption, and significantly faster programming. Power consumption is typically only 8mA in active mode and less than 10µA in standby mode.

The AT27C512R is available in a choice of industry-standard, JEDEC-approved, one-time programmable (OTP) PDIP and PLCC packages. All devices feature two-line control ( $\overline{\text{CE}}$ ,  $\overline{\text{OE}}$ ) to give designers the flexibility to prevent bus contention.

With 64K byte storage capability, the AT27C512R allows firmware to be stored reliably and to be accessed by the system without the delays of mass storage media.

The AT27C512R has additional features to ensure high quality and efficient production use. The rapid programming algorithm reduces the time required to program the part and guarantees reliable programming. Programming time is typically only 100µs/byte. The integrated product identification code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages.



512K (64K x 8)
One-time
Programmable,
Read-only Memory

Atmel AT27C512R





### 2. Pin configurations

| Pin name | Function                      |
|----------|-------------------------------|
| A0 - A15 | Addresses                     |
| 00 - 07  | Outputs                       |
| CE       | Chip enable                   |
| OE/VPP   | Output enable/ Program supply |
| NC       | No connect                    |



# System considerations

Switching between active and standby conditions via the chip enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed datasheet limits, resulting in device nonconformance. At a minimum, a  $0.1\mu\text{F}$ , high-frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the  $V_{CC}$  and ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a  $4.7\mu\text{F}$  bulk electrolytic capacitor should be utilized, again connected between the  $V_{CC}$  and ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array.

Figure 3-1. Block diagram



### 4. Absolute maximum ratings\*

| Temperature under bias55°C to + 125°C                                               |
|-------------------------------------------------------------------------------------|
| Storage temperature65°C to + 150°C                                                  |
| Voltage on any pin with respect to ground2.0V to + 7.0V <sup>(1)</sup>              |
| Voltage on A9 with respect to ground2.0V to + 14.0V <sup>(1)</sup>                  |
| V <sub>pp</sub> supply voltage with respect to ground2.0V to + 14.0V <sup>(1)</sup> |

\*NOTICE: Stresses beyond those listed under "Absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may

affect device reliability.

Note:

1. Minimum voltage is -0.6V DC, which may undershoot to -2.0V for pulses of less than 20ns. Maximum output pin voltage is  $V_{CC} + 0.75V$  DC, which may overshoot to +7.0V for pulses of less than 20ns.

### DC and AC characteristics

Table 5-1. Operating modes

| Mode/Pin                              | CE              | OE/V <sub>PP</sub> | Ai                                                                            | Outputs             |
|---------------------------------------|-----------------|--------------------|-------------------------------------------------------------------------------|---------------------|
| Read                                  | V <sub>IL</sub> | V <sub>IL</sub>    | Ai                                                                            | D <sub>OUT</sub>    |
| Output disable                        | V <sub>IL</sub> | V <sub>IH</sub>    | X <sup>(1)</sup>                                                              | High Z              |
| Standby                               | V <sub>IH</sub> | X <sup>(1)</sup>   | X                                                                             | High Z              |
| Rapid program <sup>(2)</sup>          | V <sub>IL</sub> | V <sub>PP</sub>    | Ai                                                                            | D <sub>IN</sub>     |
| PGM inhibit                           | V <sub>IH</sub> | $V_{PP}$           | X <sup>(1)</sup>                                                              | High Z              |
| Product identification <sup>(4)</sup> | V <sub>IL</sub> | V <sub>IL</sub>    | $A9 = V_{H}^{(3)}$<br>$A0 = V_{IH} \text{ or } V_{IL}$<br>$A1 - A15 = V_{IL}$ | Identification code |

Notes:

- 1. X can be  $V_{II}$  or  $V_{IH}$ .
- 2. Refer to programming characteristics.
- 3.  $V_H = 12.0 \pm 0.5 V$ .
- 4. Two identifier bytes may be selected. All Ai inputs are held low  $(V_{IL})$ , except A9, which is set to  $V_H$ , and A0, which is toggled low  $(V_{IL})$  to select the manufacturer's identification byte and high  $(V_{IH})$  to select the device code byte.

Table 5-2. DC and AC operating conditions for read operation

|                        |       | Atmel AT     | 27C512R       |
|------------------------|-------|--------------|---------------|
|                        |       | -45          | -70           |
| Operating temp. (case) | Ind.  | -40°C − 85°C | -40°C − 85°C  |
|                        | Auto. |              | -40°C - 125°C |
| V <sub>CC</sub> supply |       | 5V ± 10%     | 5V ± 10%      |





Table 5-3. DC and operating characteristics for read operation

| Symbol          | Parameter                                      | Condition                                               |         | Min  | Max                   | Units |
|-----------------|------------------------------------------------|---------------------------------------------------------|---------|------|-----------------------|-------|
|                 | legate legal surrent                           | \/ O\/ to \/                                            | Ind.    |      | ±1                    | μΑ    |
| I <sub>LI</sub> | I <sub>LI</sub> Input load current             | $V_{IN} = 0V \text{ to } V_{CC}$                        | Auto.   |      | ±5                    | μΑ    |
|                 | Output leakage surrent                         | \/ O\/+a\/                                              | Ind.    |      | ±5                    | μΑ    |
| l <sub>LO</sub> | Output leakage current                         | $V_{OUT} = 0V \text{ to } V_{CC}$                       | Auto.   |      | ±10                   | μΑ    |
|                 | V (1) standby surrent                          | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC \pm} 0.3V$     |         |      | 100                   | μΑ    |
| I <sub>SB</sub> | V <sub>CC</sub> <sup>(1)</sup> standby current | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ 0.5V |         |      | 1                     | mA    |
| I <sub>CC</sub> | V <sub>CC</sub> active current                 | $f = 5MHz$ , $I_{OUT} = 0mA$ , $\overline{CE} = V$      | ,<br>IL |      | 20                    | mA    |
| V <sub>IL</sub> | Input low voltage                              |                                                         |         | -0.6 | 0.8                   | V     |
| V <sub>IH</sub> | Input high voltage                             |                                                         |         | 2.0  | V <sub>CC</sub> + 0.5 | V     |
| V <sub>OL</sub> | Output low voltage                             | I <sub>OL</sub> = 2.1mA                                 |         |      | 0.4                   | V     |
| V <sub>OH</sub> | Output high voltage                            | $I_{OH} = -400 \mu A$                                   |         | 2.4  |                       | V     |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{pp}$ , and removed simultaneously with or after  $\overline{OE}/V_{pp}$ .

Table 5-4. AC characteristics for read operation

|                                 |                                                                                                                     |                                                 | Atmel AT27C512R |     |     |     |       |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------------|-----|-----|-----|-------|
|                                 |                                                                                                                     |                                                 | -4              | -45 |     | -70 |       |
| Symbol                          | Parameter                                                                                                           | Condition                                       | Min             | Max | Min | Max | Units |
| t <sub>ACC</sub> <sup>(1)</sup> | Address to output delay                                                                                             | $\overline{CE} = \overline{OE}/V_{PP} = V_{IL}$ |                 | 45  |     | 70  | ns    |
| t <sub>CE</sub> <sup>(1)</sup>  | CE to output delay                                                                                                  | $\overline{OE}/V_{PP} = V_{IL}$                 |                 | 45  |     | 70  | ns    |
| t <sub>OE</sub> <sup>(1)</sup>  | $\overline{OE}/V_{pp}$ to output delay $\overline{CE} = V_{IL}$                                                     |                                                 |                 | 20  |     | 30  | ns    |
| t <sub>DF</sub> <sup>(1)</sup>  | OE/V <sub>pp</sub> or CE high to output float, whichever occurred first                                             |                                                 |                 | 20  |     | 25  | ns    |
| t <sub>OH</sub>                 | Output hold from address, $\overline{\text{CE}}$ or $\overline{\text{OE}}/\text{V}_{pp}$ , whichever occurred first |                                                 |                 |     | 7   |     | ns    |

Note: 1. See AC waveforms for read operation.

Figure 5-1. AC waveforms for read operation<sup>(1)</sup>



Notes:

- 1. Timing measurement reference level is 1.5V for -45 devices. Input AC drive levels are  $V_{IL} = 0.0V$  and  $V_{IH} = 3.0V$ . Timing measurement reference levels for all other speed grades are  $V_{OL} = 0.8V$  and  $V_{OH} = 2.0V$ . Input AC drive levels are  $V_{IL} = 0.45V$  and  $V_{IH} = 2.4V$ .
- 2.  $\overline{\text{OE}/\text{V}_{PP}}$  may be delayed up to  $t_{CE}$   $t_{OE}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{CE}$ .
- 3.  $\overline{\text{OE}}/\text{V}_{PP}$  may be delayed up to  $t_{ACC}$   $t_{OE}$  after the address is valid without impact on  $t_{ACC}$ .
- 4. This parameter is only sampled, and is not 100% tested.
- 5. Output float is defined as the point when data is no longer driven.

Figure 5-2. Input test waveforms and measurement levels

#### For -45 devices only:



### For -70 devices:



Figure 5-3. Output test load







Note: 1.  $C_L = 100 pF$  including jig capacitance, except for the -45 devices, where  $C_L = 30 pF$ .

Table 5-5. Pin capacitance

 $f = 1MHz, T = 25^{\circ}C^{(1)}$ 

| Symbol           | Тур | Max | Units | Conditions            |
|------------------|-----|-----|-------|-----------------------|
| C <sub>IN</sub>  | 4   | 6   | pF    | $V_{IN} = OV$         |
| C <sub>OUT</sub> | 8   | 12  | pF    | V <sub>OUT</sub> = 0V |

Note: 1. Typical values for nominal supply voltage. This parameter is only sampled, and is not 100% tested.

Figure 5-4. Programming Waveforms (1)



Notes: 1. The input timing reference is 0.8V for  $\rm V_{IL}$  and 2.0V for  $\rm V_{IH}$ 

2.  $t_{\text{OE}}$  and  $t_{\text{DFP}}$  are characteristics of the device, but must be accommodated by the programmer.

Table 5-6. DC programming characteristics

$$T_A = 25 \pm 5$$
°C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                     |                          | Limits |                     |       |
|------------------|-----------------------------------------------------|--------------------------|--------|---------------------|-------|
| Symbol           | Parameter                                           | Test conditions          | Min    | Max                 | Units |
| ILI              | Input load current                                  | $V_{IN} = V_{IL} V_{IH}$ |        | ±10                 | μΑ    |
| V <sub>IL</sub>  | Input low level                                     |                          | -0.6   | 0.8                 | V     |
| V <sub>IH</sub>  | Input high level                                    |                          | 2.0    | V <sub>CC</sub> + 1 | V     |
| V <sub>OL</sub>  | Output low voltage                                  | I <sub>OL</sub> = 2.1mA  |        | 0.4                 | V     |
| V <sub>OH</sub>  | Output high voltage                                 | I <sub>OH</sub> = -400μA | 2.4    |                     | V     |
| I <sub>CC2</sub> | V <sub>CC</sub> supply current (program and verify) |                          |        | 25                  | mA    |
| I <sub>PP2</sub> | ŌĒ/V <sub>pp</sub> current                          | CE = V <sub>IL</sub>     |        | 25                  | mA    |
| V <sub>ID</sub>  | A9 product identification voltage                   |                          | 11.5   | 12.5                | V     |

Table 5-7. AC programming characteristics

$$T_A = 25 \pm 5$$
°C,  $V_{CC} = 6.5 \pm 0.25$ V,  $\overline{OE}/V_{PP} = 13.0 \pm 0.25$ V

|                  |                                                       |                                                                | Lin | Limits |       |  |
|------------------|-------------------------------------------------------|----------------------------------------------------------------|-----|--------|-------|--|
| Symbol Parameter |                                                       | Test conditions <sup>(1)</sup>                                 | Min | Max    | Units |  |
| t <sub>AS</sub>  | Address setup time                                    |                                                                | 2   |        | μs    |  |
| t <sub>OES</sub> | OE/V <sub>PP</sub> setup time                         |                                                                | 2   |        | μs    |  |
| t <sub>OEH</sub> | OE/V <sub>PP</sub> hold time                          | Input rise and fall times                                      | 2   |        | μs    |  |
| t <sub>DS</sub>  | Data setup time                                       | (10% to 90%) 20ns                                              | 2   |        | μs    |  |
| $t_{AH}$         | Address hold time                                     | Input pulse levels  0.45V to 2.4V Input timing reference level | 0   |        | μs    |  |
| $t_{DH}$         | Data hold time                                        |                                                                | 2   |        | μs    |  |
| t <sub>DFP</sub> | CE high to output float delay <sup>(2)</sup>          |                                                                | 0   | 130    | ns    |  |
| t <sub>VCS</sub> | V <sub>CC</sub> setup time                            | 0.8V to 2.0V                                                   | 2   |        | μs    |  |
| t <sub>PW</sub>  | CE program pulse width <sup>(3)</sup>                 | Outro de timaira a mafa ma ma la col                           | 95  | 105    | μs    |  |
| t <sub>DV</sub>  | Data valid from $\overline{\text{CE}}^{(2)}$          | Output timing reference level 0.8V to 2.0V                     |     | 1      | μs    |  |
| t <sub>VR</sub>  | OE/V <sub>PP</sub> recovery time                      |                                                                | 2   |        | μs    |  |
| t <sub>PRT</sub> | OE/V <sub>PP</sub> pulse rise time during programming |                                                                | 50  |        | ns    |  |

Notes: 1.  $V_{CC}$  must be applied simultaneously with or before  $\overline{OE}/V_{PP}$  and removed simultaneously with or after  $\overline{OE}/V_{PP}$ .

- 2. This parameter is only sampled, and is not 100% tested. Output float is defined as the point where data is no longer driven. See timing diagram.
- 3. Program pulse width tolerance is  $100\mu \sec \pm 5\%$ .

Table 5-8. The Atmel AT27C512R integrated product identification code

|              |    | Pins |    |    |    |    |    |    |    |          |
|--------------|----|------|----|----|----|----|----|----|----|----------|
| Codes        | A0 | 07   | O6 | O5 | 04 | О3 | 02 | 01 | 00 | Hex data |
| Manufacturer | 0  | 0    | 0  | 0  | 1  | 1  | 1  | 1  | 0  | 1E       |
| Device type  | 1  | 0    | 0  | 0  | 0  | 1  | 1  | 0  | 1  | 0D       |





### 6. Rapid programming algorithm

A 100 $\mu$ s  $\overline{\text{CE}}$  pulse width is used to program. The address is set to the first location.  $V_{CC}$  is raised to 6.5V and  $\overline{\text{OE}}/V_{PP}$  is raised to 13.0V. Each address is first programmed with one 100 $\mu$ s  $\overline{\text{CE}}$  pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 $\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked.  $\overline{\text{OE}}/V_{PP}$  is then lowered to  $V_{IL}$  and  $V_{CC}$  to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails.

Figure 6-1. Rapid programming algorithm



## 7. Ordering information

# Green package (Pb/halide-free)

| t <sub>ACC</sub> | I <sub>CC</sub> (mA) |         |                     |         |             |                 |
|------------------|----------------------|---------|---------------------|---------|-------------|-----------------|
| (ns)             | Active               | Standby | Atmel ordering code | Package | Lead finish | Operation range |
| 45               | 20                   | 0.1     | AT27C512R-45JU      | 32J     | Matte tin   | Industrial      |
| 45               | 20                   | 0.1     | AT27C512R-45PU      | 28P6    | Matte tin   | (-40°C to 85°C) |
| 70               | 20                   | 0.1     | AT27C512R-70JU      | 32J     | Matte tin   | Industrial      |
| /0               | 70 20                |         | AT27C512R-70PU      | 28P6    | Matte tin   | (-40°C to 85°C) |

|      | Package type                                              |  |  |
|------|-----------------------------------------------------------|--|--|
| 32J  | 32J 32-lead, plastic, J-leaded chip carrier (PLCC)        |  |  |
| 28P6 | 28-lead, 0.600" wide, plastic, dual inline package (PDIP) |  |  |





## 8. Packaging information

## 32J - PLCC



## 28P6 - PDIP







Notes: 1. This package conforms to JEDEC reference MS-011, variation AB

2. Dimensions D and E1 do not include mold flash or protrusion mold flash or protrusion shall not exceed 0.25mm (0.010")

#### COMMON DIMENSIONS (Unit of Measure = mm)

| (Offic of Measure = Milit) |           |     |        |        |  |
|----------------------------|-----------|-----|--------|--------|--|
| SYMBOL                     | MIN       | NOM | MAX    | NOTE   |  |
| А                          | -         | -   | 4.826  |        |  |
| A1                         | 0.381     | _   | _      |        |  |
| D                          | 36.703    | _   | 37.338 | Note 2 |  |
| Е                          | 15.240    | _   | 15.875 |        |  |
| E1                         | 13.462    | _   | 13.970 | Note 2 |  |
| В                          | 0.356     | -   | 0.559  |        |  |
| B1                         | 1.041     | _   | 1.651  |        |  |
| L                          | 3.048     | -   | 3.556  |        |  |
| С                          | 0.203     | _   | 0.381  |        |  |
| eB                         | 15.494    | _   | 17.526 |        |  |
| e                          | 2.540 TYP |     |        |        |  |

09/28/01

| IIILE                                       |                             |
|---------------------------------------------|-----------------------------|
| 28P6, 28-lead (0.600' inline package (PDIP) | /15.24mm wide) plastic dual |

DRAWING NO. REV. 28P6 B





# 9. Revision history

| Doc. rev. | Date    | Comments                                |
|-----------|---------|-----------------------------------------|
| 0015Q     | 10/2011 | Correct pinout note                     |
| 0015P     | 04/2011 | Remove TSOP and SOIC packages           |
|           |         | Add lead finish to ordering information |
| 00150     | 12/2007 |                                         |



#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131 USA

**Tel:** (+1) (408) 441-0311 **Fax:** (+1) (408) 487-2600

www.atmel.com

Atmel Asia Limited

Unit 01-5 & 16, 19F BEA Tower, Millennium City 5 418 Kwun Tong Road Kwun Tong, Kowloon HONG KONG

**Tel:** (+852) 2245-6100 **Fax:** (+852) 2722-1369

Atmel Munich GmbH

Business Campus Parkring 4 D-85748 Garching b. Munich GERMANY

**Tel:** (+49) 89-31970-0 **Fax:** (+49) 89-3194621

Atmel Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 JAPAN

**Tel:** (+81) (3) 3523-3551 **Fax:** (+81) (3) 3523-7581

@ 2011 Atmel Corporation. All rights reserved. / Rev.: 0015P–EPROM–10/11

Atmel®, logo and combinations thereof, and others are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estopped or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN THE ATMEL TERMIS AND CONDITIONS OF SALES LOCATED ON THE ATMEL WEBSITE, ATMEL ASSUMES NO LLABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY EXPRESS, IMPLIED OR SALES LOCATED ON THE INFINITY OF MERCHANDED FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE. SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS AND PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and products descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

## **Mouser Electronics**

**Authorized Distributor** 

Click to View Pricing, Inventory, Delivery & Lifecycle Information:

## Microchip:

AT27C512R-90JC AT27C512R-90PC AT27C512R-90PI AT27C512R-90JI AT27C512R-70JI AT27C512R-70PI AT27C512R-70PC AT27C512R-45JI AT27C512R-45JC AT27C512R-45TC AT27C512R-15RC AT27C512R-15JI AT27C512R-15JC AT27C512R-15PC AT27C512R-15PI AT27C512R-12PI AT27C512R-12PC AT27C512R-12JI AT27C512R-55JC AT27C512R-55PC AT27C512R-45PI AT27C512R-45PU AT27C512R-70PU AT27C512R-45JU AT27C512R-70JU AT27C512R-45RI AT27C512R-70RI AT27C512R-70RA AT27C512R-45RU AT27C512R-70RU AT27C512R-70JU AT27C512R-70JU AT27C512R-70JU AT27C512R-70JU AT27C512R-70JU-TAT27C512R-45JU-T